### UNIT-5

# (V.imp) Introduction of 8237

- Direct Memory Access (DMA) is a method of allowing data to be moved from one location to another in a computer without intervention from the central processor (CPU).
- It is also a fast way of transferring data within (and sometimes between) computer.
- The DMA I/O technique provides direct access to the memory while the microprocessor is temporarily disabled.
- The DMA controller temporarily borrows the address bus, data bus and control bus from the microprocessor and transfers the data directly from the external devices to a series of memory locations (and vice versa).

# **Basic DMA Operation:**

- Two control signals are used to request and acknowledge a direct memory access (DMA) transfer in the microprocessor-based system.
  - 1. The HOLD signal as an input(to the processor) is used to request a DMA action.
  - 2. The HLDA signal as an output that acknowledges the DMA action.
- When the processor recognizes the hold, it stops its execution and enters hold cycles.
- HOLD input has higher priority than INTR or NMI.
- The only microprocessor pin that has a higher priority than a HOLD is the RESET pin.
- HLDA becomes active to indicate that the processor has placed its buses at highimpedance state.

# **Basic DMA Definitions**

Direct memory accesses normally occur between an I/O device and memory without the use of the microprocessor•

- 1. A DMA read transfers data from the memory to the I/O device.
- 2. A DMA write transfers data from an I/O device to memory.
- The system contains separate memory and I/O control signals.
- Hence the Memory & the I/O are controlled simultaneously
- The DMA controller provides memory with its address, and the controller signal selects the I/O device during the transfer.
- Data transfer speed is determined by speed of the memory device or a DMA controller.

- In many cases, the DMA controller slows the speed of the system when transfers occur.
- The serial PCI (Peripheral Component Interface) Express bus transfers data at rates exceeding DMA transfers.
- This in modern systems has made DMA is less important.

### CPU having the control over the bus When DMA operates



# The 8237 DMA Controller

- The 8237 supplies memory & I/O with control signals and memory address information during the DMA transfer.
- It is actually a special-purpose microprocessor whose job is high-speed data transfer between memory and I/O

- 8237 is not a discrete component in modern microprocessor-based systems.
- it appears within many system controller chip sets
- 8237 is a four-channel device compatible with 8086/8088, adequate for small systems.
- Expandable to any number of DMA channel inputs
- 8237 is capable of DMA transfers at rates up to 1.6MB per second.
- Each channel is capable of addressing a full 64K-byte section of memory.8086 Microprocessor is an enhanced version of 8085Microprocessor that was designed by Intel in 1976. It is a 16-bit Microprocessor having 20 address lines and 16 data lines that provides up to 1MB storage. It consists of powerful instruction set, which provides operations like multiplication and division easily.

It supports two modes of operation, i.e. Maximum mode and Minimum mode. Maximum mode is suitable for system having multiple processors and Minimum mode is suitable for system having a single processor

# (V.imp) Pin Diagram and Pin description of 8237



#### VCC

POWER: a5V supply.

**VSS** 

GROUND: Ground.

#### **CLK Input**

CLOCK INPUT:Clock Input controls the internal operations of the 8237A and its rate of data transfers. The input may be driven at up to 5 MHz for the 8237A-5.

### **CS** Input

CHIP SELECT: Chip Select is an active low input used to select the 8237A as an I/O device during the Idle cycle. This allows CPU communication on the data bus.

#### **RESET Input**

RESET: Reset is an active high input which clears the Command, Status, Request and Temporary registers. It also clears the first/ last flip/flop and sets the Mask register. Following a Reset the device is in the Idle cycle.

#### **READY Input**

READY: Ready is an input used to extend the memory read and write pulses from the 8237A to accommodate slow memories or I/O peripheral devices. Ready must not make transitions during its specified setup/hold time.

#### **HLDA** Input

HOLD ACKNOWLEDGE: The active high Hold Acknowledge from the CPU indicates that it has relinquished control of the system busses.

#### DREQ0 ±DREQ3 Input

DMA REQUEST: The DMA Request lines are individual asynchronous channel request inputs used by peripheral circuits to obtain DMA service. In fixed Priority, DREQ0 has the highest priority and DREQ3 has the lowest priority. A request is generated by activating the DREQ line of a channel. DACK will acknowledge the recognition of DREQ signal. Polarity of DREQ is programmable. Reset initializes these lines to active high. DREQ must be maintained until the corresponding DACK goes active.

#### DB0 ±DB7

DATA BUS: The Data Bus lines are bidirectional three-state signals connected to the system data bus. The outputs are enabled in the Program condition during the I/O Read to output the contents of an Address register, a Status register, the Temporary register or a Word Count register to the CPU. The outputs are disabled and the inputs are read during an I/O Write cycle when the CPU is programming the 8237A control registers. During DMA cycles the most significant 8 bits of the address are output onto the data bus to be strobed into an external latch by ADSTB. In memory-to-memory operations, data from the memory comes into the 8237A on the data bus during the read-from-memory transfer. In the write-to-memory transfer, the data bus outputs place the data into the new memory location.

#### **IOR Input/Output**

I/O READ: I/O Read is a bidirectional active low three-state line. In the Idle cycle, it is an input control signal used by the CPU to read the control registers. In the Active cycle, it is an output control signal used by the 8237A to access data from a peripheral during a DMA Write transfer.

#### **IOW Input/Output**

I/O WRITE: I/O Write is a bidirectional active low three-state line. In the Idle cycle, it is an input control signal used by the CPU to load information into the 8237A. In the Active cycle, it is an output control signal used by the 8237A to load data to the peripheral during a DMA Read transfer.

#### **EOP Input/Output**

END OF PROCESS: End of Process is an active low bidirectional signal. Information concerning the completion of DMA services is available at the bidirectional EOP pin. The 8237A allows an external signal to terminate an active DMA service. This is accomplished by pulling the EOP input low with an external EOP signal. The 8237A also generates a pulse when the terminal count (TC) for any channel is reached. This generates an EOP signal which is output through the EOP line. The reception of EOP, either internal or external, will cause the 8237A to terminate the service, reset the request, and, if Autoinitialize is enabled, to write the base registers to the current registers of that channel. The mask bit and TC bit in the status word will be set for the currently active channel by EOP unless the channel is programmed for Autoinitialize. In that case, the mask bit remains unchanged. During memory-to-memory transfers, EOP will be output when the TC for channel 1 occurs. EOP should be tied high with a pull-up resistor if it is not used to prevent erroneous end of process inputs.

#### A0 ±A3 Input/Output

ADDRESS: The four least significant address lines are bidirectional three-state signals. In the Idle cycle they are inputs and are used by the CPU to address the register to be loaded or read. In the Active cycle they are outputs and provide the lower 4 bits of the output address.

#### A4 ±A7 Output

ADDRESS: The four most significant address lines are three-state outputs and provide 4 bits of address. These lines are enabled only during the DMA service.

#### **HRQ Output**

HOLD REQUEST: This is the Hold Request to the CPU and is used to request control of the system bus. If the corresponding mask bit is clear, the presence of any valid DREQ causes 8237A to issue the HRQ.

#### DACK0 ±DACK3 Output

DMA ACKNOWLEDGE: DMA Acknowledge is used to notify the individual peripherals when one has been granted a DMA cycle. The sense of these lines is programmable. Reset initializes them to active low.

#### **AEN Output**

ADDRESS ENABLE:Address Enable enables the 8-bit latch containing the upper 8 address bits onto the system address bus. AEN can also be used to disable other system bus drivers during DMA transfers. AEN is active HIGH.

#### **ADSTB Output**

ADDRESS STROBE: The active high, Address Strobe is used to strobe the upper address byte into an external latch.

#### **MEMR Output**

MEMORY READ: The Memory Read signal is an active low three-state output used to access data from the selected memory location during a DMA Read or a memory-to-memory transfer.

#### **MEMW Output**

MEMORY WRITE: The Memory Write is an active low three-state output used to write data to the selected memory location during a DMA Write or a memory-to-memory transfer.

#### **PIN5** Input

PIN5: This pin should always be at a logic HIGH level. An internal pull-up resistor will establish a logic high when the pin is left floating. It is recommended however, that PIN5 be connected to VCC

### (V.imp) 8255 programmable peripheral interface

The 8255A is a general purpose programmable I/O device designed to transfer the data from I/O to interrupt I/O under certain conditions as required. It can be used with almost any microprocessor.

It consists of three 8-bit bidirectional I/O ports (24I/O lines) which can be configured as per the requirement.

#### Ports of 8255A

8255A has three ports, i.e., PORT A, PORT B, and PORT C.

- **Port A** contains one 8-bit output latch/buffer and one 8-bit input buffer.
- **Port B** is similar to PORT A.
- **Port C** can be split into two parts, i.e. PORT C lower (PC0-PC3) and PORT C upper (PC7-PC4) by the control word.

These three ports are further divided into two groups, i.e. Group A includes PORT A and upper PORT C. Group B includes PORT B and lower PORT C. These two groups can be programmed in three different modes, i.e. the first mode is named as mode 0, the second mode is named as Mode 1 and the third mode is named as Mode 2.

## **Operating Modes**

8255A has three different operating modes –

- **Mode 0** In this mode, Port A and B is used as two 8-bit ports and Port C as two 4-bit ports. Each port can be programmed in either input mode or output mode where outputs are latched and inputs are not latched. Ports do not have interrupt capability.
- Mode 1 In this mode, Port A and B is used as 8-bit I/O ports. They can be configured as either input or output ports. Each port uses three lines from port C as handshake signals. Inputs and outputs are latched.
- Mode 2 In this mode, Port A can be configured as the bidirectional port and Port B either in Mode 0 or Mode 1. Port A uses five signals from Port C as handshake signals for data transfer. The remaining three signals from Port C can be used either as simple I/O or as handshake for port B.

#### Features of 8255A

The prominent features of 8255A are as follows –

- It consists of 3 8-bit IO ports i.e. PA, PB, and PC.
- Address/data bus must be externally demux'd.
- It is TTL compatible.

• It has improved DC driving capability.

# (V.imp) 8255 Architecture



# Pin Diagram Of Intel 8255A -



Now let us discuss the functional description of the pins in 8255A.

#### **Data Bus Buffer**

It is a tri-state 8-bit buffer, which is used to interface the microprocessor to the system data bus. Data is transmitted or received by the buffer as per the instructions by the CPU. Control words and status information is also transferred using this bus.

#### **Read/Write Control Logic**

This block is responsible for controlling the internal/external transfer of data/control/status word. It accepts the input from the CPU address and control buses, and in turn issues command to both the control groups.

It stands for Chip Select. A LOW on this input selects the chip and enables the communication between the 8255A and the CPU. It is connected to the decoded address, and  $A_0$  &  $A_1$  are connected to the microprocessor address lines.

Their result depends on the following conditions –

| CS | $\mathbf{A_1}$ | $\mathbf{A}_{0}$ | Result           |
|----|----------------|------------------|------------------|
| 0  | 0              | 0                | PORT A           |
| 0  | 0              | 1                | PORT B           |
| 0  | 1              | 0                | PORT C           |
| 0  | 1              | 1                | Control Register |
| 1  | X              | X                | No Selection     |

#### WR

It stands for write. This control signal enables the write operation. When this signal goes low, the microprocessor writes into a selected I/O port or control register.

#### RESET

This is an active high signal. It clears the control register and sets all ports in the input mode.

#### RD

It stands for Read. This control signal enables the Read operation. When the signal is low, the microprocessor reads the data from the selected I/O port of the 8255.

#### A<sub>0</sub> and A<sub>1</sub>

These input signals work with RD, WR, and one of the control signal. Following is the table showing their various signals with their result.

| <b>A</b> 1 | Ao | RD | WR | CS | Result                                                                           |
|------------|----|----|----|----|----------------------------------------------------------------------------------|
| 0          | 0  | 0  | 1  | 0  | $\frac{\textbf{Input Operation}}{\textbf{PORT A} \rightarrow \textbf{Data Bus}}$ |
| 0          | 1  | 0  | 1  | 0  | PORT B → Data Bus                                                                |
| 1          | 0  | 0  | 1  | 0  | PORT $C \rightarrow Data Bus$                                                    |
| 0          | 0  | 1  | 0  | 0  | Output Operation  Data Bus → PORT A                                              |
| 0          | 1  | 1  | 0  | 0  | Data Bus → PORT A                                                                |
| 1          | 0  | 1  | 0  | 0  | Data Bus → PORT B                                                                |
| 1          | 1  | 1  | 0  | 0  | Data Bus $\rightarrow$ PORT D                                                    |

# 8253/8254programmable timer/counter

The Intel 8253 and 8254 are Programmable Interval Timers (PTIs) designed for microprocessors to perform timing and counting functions using three 16-bit registers. Each counter has 2 input pins, i.e. Clock & Gate, and 1 pin for "OUT" output. To operate a counter, a 16-bit count is loaded in its register. On command, it begins to decrement the count until it reaches 0, then it generates a pulse that can be used to interrupt the CPU.

# (V.imp) Difference between 8253 and 8254

The following table differentiates the features of 8253 and 8254 -

| 8253                                   | 8254                                  |
|----------------------------------------|---------------------------------------|
| Its operating frequency is 0 - 2.6 MHz | Its operating frequency is 0 - 10 MHz |

| It uses N-MOS technology                                    | It uses H-MOS technology                                 |
|-------------------------------------------------------------|----------------------------------------------------------|
| Read-Back command is not available                          | Read-Back command is available                           |
| Reads and writes of the same counter cannot be interleaved. | Reads and writes of the same counter can be interleaved. |

# Features of 8253 / 54

The most prominent features of 8253/54 are as follows -

- It has three independent 16-bit down counters.
- It can handle inputs from DC to 10 MHz.
- These three counters can be programmed for either binary or BCD count.
- It is compatible with almost all microprocessors.
- 8254 has a powerful command called READ BACK command, which allows the user to check the count value, the programmed mode, the current mode, and the current status of the counter.

# (V.imp) 8254 Architecture

The architecture of 8254 looks as follows -



# 8254 Pin Description

Here is the pin diagram of 8254 -



In the above figure, there are three counters, a data bus buffer, Read/Write control logic, and a control register. Each counter has two input signals - CLOCK & GATE, and one output signal - OUT.

#### **Data Bus Buffer**

It is a tri-state, bi-directional, 8-bit buffer, which is used to interface the 8253/54 to the system data bus. It has three basic functions –

- Programming the modes of 8253/54.
- Loading the count registers.
- Reading the count values.

#### Read/Write Logic

It includes 5 signals, i.e. RD, WR, CS, and the address lines A<sub>0</sub> & A<sub>1</sub>. In the peripheral I/O mode, the RD and WR signals are connected to IOR and IOW, respectively. In the memorymapped I/O mode, these are connected to MEMR and MEMW.

Address lines  $A_0$  &  $A_1$  of the CPU are connected to lines  $A_0$  and  $A_1$  of the 8253/54, and CS is tied to a decoded address. The control word register and counters are selected according to the signals on lines  $A_0$  &  $A_1$ .

| $\mathbf{A_1}$ | $\mathbf{A_0}$ | Result                |
|----------------|----------------|-----------------------|
| 0              | 0              | Counter 0             |
| 0              | 1              | Counter 1             |
| 1              | 0              | Counter 2             |
| 1              | 1              | Control Word Register |
| X              | X              | No Selection          |

## **Control Word Register**

This register is accessed when lines  $A_0$  &  $A_1$  are at logic 1. It is used to write a command word, which specifies the counter to be used, its mode, and either a read or write operation. Following table shows the result for various control inputs.

| $\mathbf{A}_1$ | $\mathbf{A_0}$ | RD | WR | CS | Result             |
|----------------|----------------|----|----|----|--------------------|
| 0              | 0              | 1  | 0  | 0  | Write Counter 0    |
| 0              | 1              | 1  | 0  | 0  | Write Counter 1    |
| 1              | 0              | 1  | 0  | 0  | Write Counter 2    |
| 1              | 1              | 1  | 0  | 0  | Write Control Word |
| 0              | 0              | 0  | 1  | 0  | Read Counter 0     |
| 0              | 1              | 0  | 1  | 0  | Read Counter 1     |

| 1 | 0 | 0 | 1 | 0 | Read Counter 2 |
|---|---|---|---|---|----------------|
| 1 | 1 | 0 | 1 | 0 | No operation   |
| X | X | 1 | 1 | 0 | No operation   |
| X | X | X | X | 1 | No operation   |

#### **Counters**

Each counter consists of a single, 16 bit-down counter, which can be operated in either binary or BCD. Its input and output is configured by the selection of modes stored in the control word register. The programmer can read the contents of any of the three counters without disturbing the actual count in process.

8253/54 can be operated in 6 different modes. , we will discuss these operational modes.

#### **Mode 0 — Interrupt on Terminal Count**

- It is used to generate an interrupt to the microprocessor after a certain interval.
- Initially the output is low after the mode is set. The output remains LOW after the count value is loaded into the counter.
- The process of decrementing the counter continues till the terminal count is reached, i.e., the count become zero and the output goes HIGH and will remain high until it reloads a new count.
- The GATE signal is high for normal counting. When GATE goes low, counting is terminated and the current count is latched till the GATE goes high again.

#### **Mode 1 – Programmable One Shot**

- It can be used as a mono stable multi-vibrator.
- The gate input is used as a trigger input in this mode.
- The output remains high until the count is loaded and a trigger is applied.

#### Mode 2 – Rate Generator

- The output is normally high after initialization.
- Whenever the count becomes zero, another low pulse is generated at the output and the counter will be reloaded.

#### **Mode 3 – Square Wave Generator**

• This mode is similar to Mode 2 except the output remains low for half of the timer period and high for the other half of the period.

#### **Mode 4 – Software Triggered Mode**

- In this mode, the output will remain high until the timer has counted to zero, at which point the output will pulse low and then go high again.
- The count is latched when the GATE signal goes LOW.
- On the terminal count, the output goes low for one clock cycle then goes HIGH. This low pulse can be used as a strobe.

#### **Mode 5 – Hardware Triggered Mode**

- This mode generates a strobe in response to an externally generated signal.
- This mode is similar to mode 4 except that the counting is initiated by a signal at the gate input, which means it is hardware triggered instead of software triggered.
- After it is initialized, the output goes high.
- When the terminal count is reached, the output goes low for one clock cycle.

### (V.imp) 8259 programmable interrupt controller

The 8259 is known as the Programmable Interrupt Controller (PIC) microprocessor. In 8085 and 8086 there are five hardware interrupts and two hardware interrupts respectively. Bu adding 8259, we can increase the interrupt handling capability. This chip combines the multi-interrupt input source to single interrupt output. This provides 8-interrupts from IR0 to IR7. Let us see some features of this microprocessor.

- This chip is designed for 8085 and 8086.
- It can be programmed either in edge triggered, or in level triggered mode
- We can mask individual bits of Interrupt Request Register.
- By cascading 8259 chips, we can increase interrupts up to 64 interrupt lines
- Clock cycle is not needed.

The pin level diagram and functional pin diagram is like below -

| $\overline{CS} \rightarrow 1$            | <br>28 | - Vcc                                     |
|------------------------------------------|--------|-------------------------------------------|
| $\overline{WR} \rightarrow 2$            | 27 ←   | - A <sub>0</sub>                          |
| $\overline{R}\overline{D} \rightarrow 3$ | 26     | - ĪNTA                                    |
| $D_7 \leftrightarrow 4$                  | 25 ←   | - IR <sub>7</sub>                         |
| $D_6 \leftrightarrow 5$                  | 24     | - IR <sub>6</sub>                         |
| $D_5 \leftrightarrow 6$                  | 23 ←   | IR <sub>5</sub>                           |
| $D_4 \leftrightarrow 7$                  | 22 🗧   | - IR <sub>4</sub>                         |
| $D_3 \leftrightarrow 8$                  | 21     | - IR <sub>3</sub>                         |
| $D_2 \leftrightarrow 9$                  | 20     | - IR <sub>2</sub>                         |
| $D_1 \leftrightarrow 10$                 | 19 ←   | - IR <sub>1</sub>                         |
| $D_0 \leftrightarrow 11$                 | 18     | - IR <sub>0</sub>                         |
| $CAS_0 \leftrightarrow 12$               | 17     | → INT                                     |
| $CAS_1 \leftrightarrow 13$               | 16 ←   | $\rightarrow \overline{SP}/\overline{EN}$ |
| Gnd $\rightarrow$ 14                     | 15     | $\rightarrow$ CAS <sub>2</sub>            |
|                                          | 4      |                                           |





| Block             | Description                                                                                                                                                                                                                                                                                           |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data Bus Buffer   | This block is used to communicate between 8259 and 8085/8086 by acting as buffer. It takes the control word from 8085/8086 and send it to the 8259. It transfers the opcode of the selected interrupts and address of ISR to the other connected microprocessor. It can send maximum 8-bit at a time. |
| R/W Control Logic | This block works when the value of pin CS is 0. This block is used to flow the data depending upon the inputs of RD and WR. These are active low pins for read and write.                                                                                                                             |

| Block                         | Description                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Control Logic                 | It controls the functionality of each block. It has pin called INTR. This is connected to other microprocessors for taking the interrupt request. The INT pin is used to give the output. If 8259 is enabled, and also the interrupt flags of other microprocessors are high then this causes the value of the output INT pin high, and in this way this chip can responds requests made by other microprocessors. |
| Interrupt Request<br>Register | It stores all interrupt level that are requesting for interrupt service.                                                                                                                                                                                                                                                                                                                                           |
| Interrupt Service<br>Register | It stores interrupt level that are currently being execute.                                                                                                                                                                                                                                                                                                                                                        |
| Interrupt Mask<br>Register    | It stores interrupt level that will be masked, by storing the masking bits of interrupt level.                                                                                                                                                                                                                                                                                                                     |
| Priority Resolver             | It checks all three registers, and set the priority of the interrupts. Interrupt with the highest priority is set in the ISR register. It also reset the interrupt level which is already been serviced in the IRR.                                                                                                                                                                                                |
| Cascade Buffer                | To increase number of interrupt pin, we can cascade more number of pins, by using cascade buffer. When we are going to increase the interrupt capability, CSA lines are used to control multiple interrupts.                                                                                                                                                                                                       |

# (V.imp) 8251 USART and RS232C

8251 universal synchronous asynchronous receiver transmitter (USART) acts as a mediator between microprocessor and peripheral to transmit serial data into parallel form and vice versa.

- 1. It takes data serially from peripheral (outside devices) and converts into parallel data.
- 2. After converting the data into parallel form, it transmits it to the CPU.
- 3. Similarly, it receives parallel data from microprocessor and converts it into serial form.
- 4. After converting data into serial form, it transmits it to outside device (peripheral).





It contains the following blocks:

#### 1. Data bus buffer -

This block helps in interfacing the internal data bus of 8251 to the system data bus. The data transmission is possible between 8251 and CPU by the data bus buffer block.

### 2. Read/Write control logic -

It is a control block for overall device. It controls the overall working by selecting the operation to be done. The operation selection depends upon input signals as:

| cs | C/D | RD | WR | Operation                 |
|----|-----|----|----|---------------------------|
| 1  | X   | X  | X  | Invalid                   |
| 0  | 0   | 0  | 1  | data<br>CPU< 8251         |
| 0  | 0   | 1  | 0  | data<br>CPU > 8251        |
| 0  | 1   | 0  | 1  | Status word<br>CPU <8251  |
| 0  | 1   | 1  | 0  | Control word<br>CPU> 8251 |

In this way, this unit selects one of the three registers- data buffer register, control register, status register.

#### 3. Modem control (modulator/demodulator) -

A device converts analog signals to digital signals and vice-versa and helps the computers to communicate over telephone lines or cable wires. The following are active-low pins of Modem.

- **DSR:** Data Set Ready signal is an input signal.
- DTR: Data terminal Ready is an output signal.
- CTS: It is an input signal which controls the data transmit circuit.
  - **RTS:** It is an output signal which is used to set the status RTS.

#### 4. Transmit buffer -

This block is used for parallel to serial converter that receives a parallel byte for conversion into serial signal and further transmission onto the common channel.

• **TXD:** It is an output signal, if its value is one, means transmitter will transmit the data.

#### 5. Transmit control -

This block is used to control the data transmission with the help of following pins:

- TXRDY: It means transmitter is ready to transmit data character.
- **TXEMPTY:** An output signal which indicates that TXEMPTY pin has transmitted all the data characters and transmitter is empty now.
- TXC: An active-low input pin which controls the data transmission rate of transmitted data.

#### 6. Receive buffer -

This block acts as a buffer for the received data.

RXD: An input signal which receives the data.

#### 7. Receive control -

This block controls the receiving data.

- RXRDY: An input signal indicates that it is ready to receive the data.
- RXC: An active-low input signal which controls the data transmission rate of received data.
- **SYNDET/BD:** An input or output terminal. External synchronous mode-input terminal and asynchronous mode-output terminal.